A 350-MS/s Continuous-Time Delta–Sigma Modulator With a Digitally Assisted Binary-DAC and a 5-Bits Two-Step-ADC Quantize in 130-nm CMOS

1D. R.V. A. Sharath Kumar, 2B. Jyothi, 3J. Nageswara Reddy
1,2,3ECE Department, CMR College of Engineering & Technology, Hyderabad

Abstract—Two techniques to improve the performance of continuous-time delta–sigma (CTDS) modulators are presented. A digital calibration technique is introduced to enable the use of binary current digital-to-analog converters (DACs) without dynamic element matching. Furthermore, a high-speed two-step analog-to-digital data converter quantizer is introduced to efficiently increase the resolution of the quantizer in CTDS modulators with high-sampling rates. A proof-of-concept prototype implemented in 130-nm CMOS shows that the proposed calibration technique can compensate for up to 5% of mismatch in the DAC elements. The modulator has a measured SNDR/SFDR of 60.3/74 dB for a sampling rate of 350 MS/s and oversampling ratio of 20, translating to an 8.75-MHz bandwidth. The total power consumption is 5.5 mW from a 1.6 V supply.

Index Terms—Continuous-time, delta–sigma modulator, self-calibration, two-step analog-to-digital data converter (ADC).

I. INTRODUCTION

CONTINUOUS-TIME delta–sigma (CTDS) modulators are an efficient option to realize medium-to-high resolution/low-to-medium-bandwidth analog-to-digital data converters (ADCs). Current-mode digital-to-analog converters (DACs) are widely used as one of the building blocks in CTDS modulators. These DACs must be extremely linear to attain sufficient linearity for the modulator. Conventionally, single-bit DACs that are inherently linear are utilized in delta–sigma modulators. However, they are sensitive to clock jitter [1]. Furthermore, in single-loop delta–sigma modulators with high integrator gain to maximize the signal-to-noise ratio (SNR), they can result in an unstable output [2]–[4]. Accordingly, multibit DACs are required to attain less sensitivity to clock jitter [1] and stable operation with a good SNR in high-order modulators.

The inherent current-cell mismatches in the current-mode DACs of a multibit structure limit the linearity performance of the CTDS modulator. To mitigate this problem, dynamic element matching (DEM) techniques are usually utilized to shape the DAC element mismatch errors to high frequencies. A drawback of DEM is that the required shuffling of all DAC elements dramatically increases the circuit complexity as a function of the number of involved current cells [5]. This results in an excess loop delay (ELD) in the modulator’s feedback path which can cause the DAC pulse to be shifted into the next clock cycle. This effectively increases the order of the loop filter, potentially destabilizing the modulator, and degrading its noise-shaping performance, particularly in high-speed CTDS modulators [6], [7].

A promising technique to substitute the DEM block is DAC calibration. There are limited reported works on DAC calibration in CTDS modulators [2], [8]–[11]. These techniques are reported for unary DAC structures. Thus, the complexity of these techniques (e.g., the number of switches and their control signals, the number of unit element in the layout, etc.) can significantly increase when applying the technique in a higher resolution DAC.

This paper proposes a digital DAC self-calibration technique that can be used in binary current-mode DACs. The proposed calibration technique is a foreground method and requires no significant additional analog circuitry. The digital correction block used to implement the calibration is also very simple due to the limited number of correction coefficients necessary for the binary output of the modulator.

Traditionally, delta–sigma modulators utilize a unary DAC architecture, where the complexity is dramatically increased by the DAC resolution. However, the proposed DAC calibration allows the proposed CTDS modulator to employ a binary DAC architecture without DEM. Thus, due to the simplicity of the binary DAC cell, increasing DAC resolution becomes practical, and the resolution of the modulator’s quantizer is also increased. Although flash ADCs are the common architecture to realize the quantizer, they require many comparators and a relatively large encoder, complicating the design of the quantizer. Alternatively, a two-step ADC quantizer is a good candidate to increase the quantizer’s resolution without requiring many comparators and a large digital encoder (see [12], [13] in discrete-time modulators). Thus, in this paper, a multibit two-step-ADC quantizer,
along with a foreground digital binary-DAC calibration technique, is introduced within the CTDS modulator.

As a proof-of-concept, a second-order CTDS modulator that utilizes the proposed techniques was implemented in 130-nm CMOS technology. Section 1.1 presents the delta–sigma modulator architecture, while Section 1.2 details the two-step ADC quantizer. In Section IV, the binary-DAC calibration technique is proposed and detailed. Finally, Section V presents the measurement results of the implemented CTDS modulator.

1.1 DELTA–SIGMA MODULATOR ARCHITECTURE

The key contributions of this paper are: 1) the DAC calibration technique that mitigates the need for DEM; and 2) the two-step ADC that allows for increased quantizer resolution. As such, a conventional second-order feed forward continuous time loop filter is employed in the CTDS modulator, as shown in Fig. 1.

In the loop-filter of the modulator, the integrators are realized using op-amp-based RC integrators. The adder infront of the quantizer is an op-amp-based resistive adder. All op-amps have a telescopic structure to minimize their power and enhance their speed. The input is also directly added to the quantizer input in order to minimize the swing requirement of the adder’s opamp. Note that this addition is performed directly at the quantizer after the adder, as seen in Fig. 1. Fig. 2 shows the circuit details of the loop filter. The two-step ADC quantizer has a 5-bit resolution with one redundant bit, as described in Section 1.2. The conventional feedback path is closed through DAC1, which is a binary current nonreturn-to-zero (NRZ) DAC that is calibrated as detailed in Section 2.

The ELD which is a timing delay in the feedback DAC pulse results from the finite time required for the two-step ADC quantizer to resolve its input and for the DAC1 to respond to the ADC output. This timing delay can cause the DAC pulse to be shifted into the next clock cycle which can potentially destabilize the modulator and degrade its noise-shaping performance [6], [7]. Here, the ELD can be compensated for by modifying the feed forward coefficients and introducing an additional feedback path through DAC2 from the modulator output to the input of the quantizer, as shown in Fig. 1 [7].

DAC2 is also a binary current NRZ DAC, but it requires no calibration, as its errors are shaped by the loop filter in a similar fashion to the well-known shaping of quantization noise in the modulator. In the primary design of the modulator, the equivalent discrete-time noise transfer function (NTF) of this second-order CTDS modulator is considered to be

$$\text{NTF}(z)=\frac{1}{1-z^{-2}}$$

The impulse-invariant transform is used to synthesize the equivalent continuous-time transfer function of this NTF [6]. A methodology for determining the feed forward coefficients and the additional feedback coefficient through DAC2 is presented in [6].

1.2 TWO-STEP ADC QUANTIZER

Flash ADCs are widely utilized to realize the quantizer in delta–sigma modulators. However, in high-resolution implementations, the complexity of this ADC is exponentially increased. Every extra bit in such a quantizer doubles its complexity and power consumption, as well as the capacitive load of the analog circuit that drives the quantizer [1]. Accordingly, a two-step ADC quantizer is a good candidate to increase the quantizer’s resolution without requiring many comparators (less loading effect) and a complex digital encoder. Such an ADC has previously been utilized in discrete-time modulators at lower sampling frequencies [7], [8]. In this paper, a highspeed two-step ADC is employed to realize the quantizer of the continuous-time modulator. Fig. 3 shows the two-step ADC which consists of two stages each having a 3-bit resolution. One redundant bit is present to relax the offset
requirement of the comparators in the first stage. Thus, the total resolution of the quantizer is of 5 bits. The first stage is a standard switched-capacitor pipeline stage with six comparators and a capacitor-based residue stage. The addition of the modulator’s input signal at the quantizer’s input seen in Fig. 1 is performed on the input capacitors of this residue stage, as shown in Fig. 3. In the residue stage, an open-loop gain stage is utilized to enhance the speed [14]. To reduce power consumption, no explicit sample and hold circuit is used. Note that the 1-bit redundancy also allows for the proposed low-complexity

![Diagram](image)

Fig. 4. (a) Utilized binary current DAC with $I_1 = I_{REF}$, $I_2 = I_{REF}/2$, $I_3 = I_4 = I_{REF}/4$, $I_5 = I_{REF}/8$, and $I_6 = I_{REF}/16$. During the normal operation of the modulator, phases $\phi_1$–$\phi_6$ are connected to B1–B6, respectively. During the DAC calibration, these phases are connected as detailed in Table I. (b) Transition behavior of all switches phases, $\phi_i$.

calibration technique, as described in Section 2. Note that as shown in Fig. 1, in order to synchronize the output bits of the two-step ADC, the output bits of its first stage (i.e., B1–B3) are delayed by a half clock cycle until the output bits of its second stage (i.e., B4–B6) are ready.

One of the merits of utilizing a two-step architecture is that the total quantizer delay is only slightly more than half a clock cycle. Accordingly, the instability effects resulting from this relatively short ELD can be readily compensated using direct feedback through DAC2 in front of the quantizer [6], [7]. Usually, an ELD that is larger than one clock cycle is avoided since its compensation requires more complex techniques [15].

II. DIGITAL CALIBRATION OF BINARY-DAC ERRORS

Traditionally, DAC nonlinearity error correction techniques in delta–sigma modulators are mostly based on error shaping (i.e., DEM techniques) [16]. Although these techniques are very reliable, they do not shape the DAC errors efficiently at low oversampling ratios (OSRs) [2], and they result in an extra delay in the modulator’s feedback path, degrading modulator stability. Another technique to mitigate the DAC nonlinearity is calibration. Recently, different DAC calibrations in CTDs sigma modulators have been proposed particularly in low OSR modulators [2], [8]–[11]. These techniques are reported for unary DAC structures, and as such they are already known (e.g., the number of switches and their control signals, the number of unit element in the layout, etc.) can noticeably increase by the DAC resolution.

Alternatively, the digital calibration technique proposed here applies to binary current DACs and requires almost no extra analog circuitry. Note that the proposed calibration is a self-calibration technique, since it utilizes the modulator itself to estimate the coefficient errors, which can lead to reduced area and power consumption. The digital correction block of this technique is also very simple due to the limited number of correction coefficients needed. Fig. 4(a) shows the utilized binary current DAC comprising of six switched current sources labeled from 11 to I6. Fig. 4(b) shows the transition behavior of all switch phases, $\phi_i$. Here, all switch phases and their inverts are overlapped by utilizing reduced-swing high-crossing current switch drivers to minimize clock feed through effect and transient glitch energy [3], [17]. During the normal operation phase of the modulator, switch phases $\phi_1$–$\phi_3$ of binary-weighted current sources I1–I3 are controlled by the output bits of the first stage of the two-step-ADC quantizer (i.e., B1–B3), while switch phases $\phi_4$–$\phi_6$ of binary-weighted current sources I4–I6 are controlled by the output bits of the second stage of the quantizer (i.e., B4–B6). Here, the current of source I3 is equal to that of source I4 because of the 1-bit redundancy in the two-step-ADC quantizer.

The proposed foreground calibration technique estimates the relative values of current sources I2–I6 with respect to that of I1 such that, in the digital domain, the relative bits of each current source is corrected using the estimated values.

In the calibration phase of the DAC, the input to the modulator is set to zero. Then, the values of switch phases $\phi_2$–$\phi_6$ of the DAC current sources are set to constant binary values. Only $\phi_1$ is connected to the output of the quantizer (i.e., B1). This is analogous to having a single output modulator (i.e., B1), where $\phi_2$–$\phi_6$ control a current offset value, IOS, at the output of the DAC. This current can also be converted to a voltage offset at the input of the modulator. Since the input of the modulator is zero, the average of the modulator’s output (i.e., B1) is relative to the offset value set by $\phi_2$–$\phi_6$.

A typical calibration sequence for source I2 is described in order to illustrate the method. First, B2 is set to $-1$ and the mean value of B1 (MB0) is saved.1 Then, B2 is set to +1, and the mean value of B1 (MB1) is saved again. The difference between these two values (i.e., MB0–MB1) is equal to I2/I1. This is explained by the fact that when B2 goes from $-1$ to +1, the offset current IOS increases by I2, and this offset is canceled at the DAC output by the resulting increase in the ON-time of current source I1 (i.e., the code density of B1 = 1 is increased in relation to I2/I1). For added detail, the mathematical calculations of this calibration method are presented in the Appendix. Using the same procedure, the relative values of the other current sources with
respect to that of I1 can be estimated. Note that the offset value of the ADC does not affect this estimation since its value affects both MB0 and MB1, and hence it is canceled when calculating MB0–MB1.

During the calibration phase, the modulator effectively utilizes a 1-bit quantizer, which limits its output linear range. If the current source switches are not set properly such that MB0 and MB1 are symmetric (i.e., MB1=−MB0), the value of either MB0 or MB1 can more likely become sufficiently large to come close to the output linear range of the modulator such that the value of MB0–MB1 will include some error. Accordingly, when a current source is under calibration, the other current source switches are set such that the values of MB0 and MB1 are symmetric to help estimate the values of MB1 and MB0 more accurately. This can be done by setting the current source switches as shown in Table I. Interestingly, this symmetry is made possible by the use of redundant bits B3 and B4 in the quantizer, and it could not be realized with a standard binary output.

As can be seen, this calibration technique does not add any extra analog circuitry to the ADC as only a few switches are added to the DAC, and do not affect its behavior during its normal operation. Note that a calibration technique based on similar toggling of the DAC unit elements is also presented in [18] for a discrete-time delta–sigma modulator. However, it utilizes extra DAC elements to estimate the coefficient errors, and not the modulator DAC itself. As demonstrated in Section 3, the proposed calibration technique can estimate a relatively large current-mismatch value of 5%.

III. MEASUREMENT RESULTS

The second-order CTDS modulator that utilizes the proposed techniques was implemented in a 130-nm CMOS technology. A chip micrograph is shown in Fig. 5. The circuitry occupies an active area of 260 μm×300 μm. Measurements of this proof-of-concept prototype demonstrated that the proposed calibration technique can calibrate up to 5% of mismatch in the DAC elements. Note that, in this design, the DAC elements were sized intentionally small to be relatively highly mismatched. Table II shows the DAC mismatch values that were estimated using the proposed calibration technique.

As shown in Fig. 6(a) before calibration, the measurements of the modulator show an SNDR, SNR, and SFDR of 35.5.

![Fig. 5. Chip micrograph of the fabricated die in 130-nm CMOS with an active area of 260 μm×300 μm.](image1)

![Fig. 6. Output spectrum of the presented CTDS modulator. (a) Before calibration. (b) After calibration.](image2)
Fig. 7. Measured output SNDR versus the input amplitude of the modulator.

40.4, and 40.9 dB, respectively, at an 8.75-MHz bandwidth (sampling rate of 350 MS/s and OSR of 20). As shown in Fig. 6(b), with the same bandwidth, the proposed calibration technique improves the SNDR, SNR, and SFDR values to 60.3, 62, and 74 dB, respectively. In addition, the modulator’s dynamic range is 65 dB after calibration, as can be seen in Fig. 7. The total power consumption of the circuit is 5.5 mW from a 1.6-V supply voltage.

Table III lists the performance summary of the presented CTDS modulator, outlining its main conversion characteristics and its performance before and after calibration. Fig. 8 shows a comparison of the presented CTDS modulator to state-of-the-art CTDS modulators in 130-nm CMOS. The following figure of merit (FOM) is used here:

\[
FOM = \frac{\text{Power}}{2 \times \text{BW} \times 2^{\text{ENOB}}}
\]

where BW represents the modulator bandwidth, and ENOB is the effective number of bits. Although the goal of this paper is to provide a proof-of-concept design for the two presented techniques, its FOM remains comparable with the state-of-the-art CTDS modulators in 130-nm CMOS, while providing advantages with regards to design simplicity in the increased resolution quantizer and increased-resolution DAC, and with regards to robustness against high mismatch values in the DAC elements.

It should be noted that the modulator exhibits higher bandwidth and resolution in simulations. However, due to some unforeseen issues in its digital block, the sampling frequency had to be reduced. This reduction resulted in a lower modulator bandwidth.

**TABLE III: PERFORMANCE SUMMARY OF THE PRESENTED CTDS MODULATOR**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Technology</td>
<td>130 nm CMOS</td>
</tr>
<tr>
<td>Supply Voltage</td>
<td>1.6 V</td>
</tr>
<tr>
<td>Sampling Frequency</td>
<td>350 MS/s</td>
</tr>
<tr>
<td>Input Range (differential)</td>
<td>1.8 V</td>
</tr>
<tr>
<td>SNDR / SFDR Before cal. (OSR=20)</td>
<td>35.5 dB / 50.9 dB</td>
</tr>
<tr>
<td>SNDR / SFDR After cal. (OSR=20)</td>
<td>60.3 dB / 74 dB</td>
</tr>
<tr>
<td>SNR / Dynamic Range after calibration (OSR=20)</td>
<td>62 dB / 65 dB</td>
</tr>
<tr>
<td>Total Power Consumption</td>
<td>5.5 mW</td>
</tr>
<tr>
<td>Total Area</td>
<td>260 μm x 300 μm</td>
</tr>
<tr>
<td>FOM</td>
<td>0.37 pJ/Conv-Step</td>
</tr>
</tbody>
</table>

Fig. 8. Comparison of this work to state-of-the-art delta-sigma modulators implemented in 130-nm CMOS that are reported in the International Solid-State Circuits Conference (ISSCC) or the Symposium on VLSI Circuits (VLSI) [19].

and also affected the noise shaping behavior of the modulator, which reduced the effective measured resolution. Furthermore, a few missing codes in the output of the two-step ADC were observed during measurements. This slight reduction in the quantizer’s resolution, attributed to process variations, can lead to a reduced performance of the modulator. However, this is mitigated by the shaping of the quantizer’s error by the loop filter, and its effect is accounted for in the measurement results.

IV. CONCLUSION

This paper presented a proof-of-concept prototype in 130-nm CMOS to introduce two techniques to improve CTDS modulators. A low-complexity calibration technique is introduced to digitally estimate and correct the errors in a binary current DAC. Thus, no relatively complex DEM technique is required, and the related delay and power consumption increase are avoided. The proposed calibration technique can calibrate up to a 5% of mismatch in the DAC elements with very little added circuitry and additional active area. Furthermore, for CTDS modulators with high-sampling rates, a high-speed two-step-ADC quantizer is introduced to
efficiently increase the modulator’s resolution. The modulator has a measured SNDR of 60.3 dB and an SFDR of 74 dB for a sampling rate of 350 MS/s and OSR of 20, translating to a 8.75-MHz bandwidth.

Ultimately, the CTDS modulator introduced in this paper enables the use of a low-complexity quantizer with increased resolution and of a DAC with increased resolution that is calibrated for high mismatch values in its elements.

APPENDIX

In summary, in the proposed DAC calibration technique, by two consecutive measurements in which the code of B2 is toggled, the ratio of 12/I1 is extracted. This Appendix aims at briefly presenting the mathematical details of the proposed calibration technique.

Toggling code B2 from −1 to +1, is equivalent to adding an error signal to the DAC output with a normalized value of

\[ E_{DAC} = \frac{2I_2}{I_{REF}} \]  \hspace{1cm} (A.1)

Where IREF is the differential reference current of the DAC. Since the DAC is a single-bit DAC with IREF = 2I1

\[ E_{DAC} = \frac{I_2}{I_1} \]  \hspace{1cm} (A.2)

This error signal goes to the modulator’s output through the DAC error transfer function of

\[ ETF(z) = \frac{H(z)}{1 + H(z)} \]  \hspace{1cm} (A.3)

where H(z) is the equivalent loop-filter transfer function (in discrete-time domain) of the modulator. Since during the calibration phase, VIN = 0, the modulator’s output is given by

\[
\text{OUT}(z) = \text{NTF}(z) \times \frac{Q_N(z) + ETF(z) \times E_{DAC}}{1 + H(z)} \times \frac{I_2}{I_1} \]

\[ \text{--- (A.4)} \]

Where QN is the quantization noise of the quantizer. Considering a high low-frequency gain for H, the dc value of the modulator’s output is equal to 12/I1. Similar technique can be used to measure other current source values.

ACKNOWLEDGMENT

The authors would like to thank Prof. A. Hamoui (deceased) from McGill University, Montréal, QC, Canada, for the fruitful discussions.

REFERENCES


